

# IEC DESIGN AUTOMATIN STANDARDIZATION

presented by

Alex Zamfirescu

TC



#### Structure





#### TC 93 Membership

```
AUSTRALIA (AU)
                O
                          ITALY (IT) O
BELGIUM (BE)
                          JAPAN (JP) P
                          KOREA (REPUBLIC OF) (KR)
CHINA (CN)
CZECH REPUBLIC (CZ) P
                          NETHERLANDS (NL)
                                                    0
DENMARK (DK)
                          RUSSIAN FEDERATION (RU) P
                 O
EGYPT (EG)
                          SERBIA AND MONTENEGRO (CS)
                                                         0
FINLAND (FI)
                 P
                          SINGAPORE (SG)
                                           0
FRANCE (FR)
                 O
                          SPAIN (ES)
GERMANY (DE)
                          SWEDEN (SE)
                                           0
HUNGARY (HU)
                          UKRAINE (UA)
                 O
                          UNITED KINGDOM (GB)
INDIA (IN)
                 O
                          UNITED STATES OF AMERICA (US)
IRELAND (IE)
                 0
                                                            P
```

Number of Participating (P) countries: 8 Number of Observer (0) countries: 16

TC 93



#### TC 93 Structure

- Chair: Dr. JIM HEATON, UK (term ending 04 09), New Chair: Dr. OSAMU KARATSU, Japan
- Secretariat held by US NC (ANSI)
- TC Secretary Mr.. DIETER BERGMAN, US
- USNC advised by a Technical Advisor (TA) a Deputy TA and a Technical Advisory Group (TAG).
- Working groups are managed by one or two conveners
- and are formed from NC experts, Project Leaders
- WG1: Electronic data harmonization ALEC STANCULESCU
- WG2: Component circuit and system description languages SATOSHI KOJIMA, ALEX ZAMFIRESCU
- WG3: Reference model for electronic design interchange format- HILARY KHAN
- WG5: Test, validation, conformance and qualification technologies- JIM ST PIERRE
- WG6: Library of reusable parts for electrotechnical products JOHN MESSINA
- WG7: Testing of electrotechnical products NARAYANAN RAMACHANDRAN
- JWG11: Product description standard for printed board, printed board assembly and testing in XML schema - DIETER BERGMAN

TC 93



#### TC 93 Publications

- Publications are
  - International Standards (IS)
  - Publicly Available Specifications (PAS)
  - Technical Reports (TR)
- 16 ISs and TRs done under TC93
- 4 new DUAL LOGO (IEC/IEEE) ISs
- A large Programme of Work

TC



#### LEC As Flexible as Possible

- Since 1906 IEC worked on international standards
- Recent "market dynamics" and "technology fast evolution" were reflected in changes on how standards are produced in IEC
  - Synchronized IEEE and IEC ballots
  - IEC "fast track" and other mechanisms (like PAS)
  - IEC-IEEE DUAL LOGO Agreement

TC 93



#### **DUAL LOGO Advantages**

- Avoidance of effort duplication
- Recognition of contribution
- Intellectual Property rights
- Easier maintenance procedures

ГС



# Highlights of IEC/IEEE Dual Logo Agreement

- Approved IEEE Standards are eligible
- Documents Submitted to the IEC (SMB) for consideration
- Current plan is to have the appropriate IEC TC review document. No revisions can be made.
- Process is estimated to take about six months
- IEC national members will have the same rights regarding adoptions as with other IEC standards

TC



#### Identifying Dual Logo Candidates

- Candidates may be suggested by an IEEE Sponsor Chair, IEEE Working Group Chair, or by the IEC Technical Committee or the IEC Central Office.
- IEEE Staff reviews the Technical and Financial Aspects of the submission
- Appropriate Parties are contacted
  - IEEE Working Group Chair
  - IEEE Sponsor Chair
  - US TAG (if one exists)
  - Chair/Secretary of relevant IEC TC

TC



#### **Dual Logo Process**

- Candidate is formally submitted to the IEC Central Office
  - IEC reviews candidate
- IEC Central Office sends a Question of Principle (QP) ballot to the SMB
  - Should this document move forward as an IEC/IEEE dual logo document?
- If the ballot passes, the document is sent to the appropriate IEC TC for "fasttracking"



#### Fast-Track Process

- IEC TC reviews and votes on the document as a Final Draft International Standard (FDIS)
- If the vote on the FDIS is positive, then the document is published as a dual logo IEC/IEEE international standard

TC



#### How it will Look

NORME INTERNATIONALE INTERNATIONAL STANDARD CEI IEC 6XXXX Fremière édition First edition 200X-XX

**IEEE XXXX** 

NORME INTERNATIONALE INTERNATIONAL STANDARD CEI IEC 6XXXX Première écition Frist edition

IEEE XXXX

Titre -

Partie x:

Title -

Part x:

### Sample Front Cover



476

Numéro de référence Reference number GEI/IEC 6XXXX 200X

DARRE

Titre -

Partie x:

Title -

### Sample First Inside Page

© IEEE 2002 Drofts de reproduction réservés — Copyright - all rights reserved

Accors parts do cata publication no pear this repraides of the publication may be represented to the part of the publication may be represented to the part of the publication may be represented to the part of the publication may be represented to the part of the publication may be represented to the part of the publication may be represented to the part of the publication may be represented to the part of the publication may be represented to the

Maryatania Biodydechycai Compania, 3, na de Varenna, PO Box (31, CH-1311 Geneve 20, Swipetan Takentura; +41 25 (1) (2) 11 Taketa; +41 22 (1) (3) 6 Feral broad Glint (1) Web www.lat (2)

The finitions of Emptice and Electronics Engineers, Inc. 445 Hors Lane, Percetages, NJ. 05555-1331 USA. Telephone, +1732 062 2803. Telefo: +1732 562 1574. E-cell oth eth Queening. Wet new displact laseing.





TC 93

5/6

Taswc



## Current Dual Logo TC 93 Submissions

- IEEE Std 1497-2001 IEEE Standard for Standard Delay Format (SDF) for the Electronic Design Process
- IEEE Std 1076-2002 IEEE Standard VHDL Language Reference Manual
- IEEE Std 1364-2001 IEEE Standard Verilog® Hardware Description Language
- IEEE Std 1076.4-2000 IEEE Standard for VITAL ASIC (Application Specific Integrated Circuit) Modeling Specification